CSE 201: DIGITAL LOGIC DESIGN
ENCODER, PRIORITY ENCODER, MULTIPLEXER

Prepared By
Lec Sumaiya Afroz Mila
CSE, MIST

#### **ENCODER**

- Does reverse operation to decoder
- $\square$  An encoder has  $2^n$  (or fewer) input lines and n output lines
- Constraint only one input is active at a time
- An encoder is a digital circuit that has 2<sup>n</sup> or fewer input lines and n output lines.
  The output lines generate the binary code corresponding to the input value
- Example Octal to binary encoder
  - Has 8 inputs, one for each octal digit
  - 3 outputs, that generates the corresponding binary number
  - It is assumed that, only one input has a value of 1 at a given time

#### **ENCODER**

| $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_{I}$ | $D_{\theta}$ | X | Y | Z |
|-------|-------|-------|-------|-------|-------|---------|--------------|---|---|---|
| 0     | 0     | 0     | 0     | 0     | 0     | 0       | 1            | 0 | 0 | 0 |
| 0     | 0     | 0     | 0     | 0     | 0     | 1       | 0            | 0 | 0 | 1 |
| 0     | 0     | 0     | 0     | 0     | 1     | 0       | 0            | 0 | 1 | 0 |
| 0     | 0     | 0     | 0     | 1     | 0     | 0       | 0            | 0 | 1 | 1 |
| 0     | 0     | 0     | 1     | 0     | 0     | 0       | 0            | 1 | 0 | 0 |
| 0     | 0     | 1     | 0     | 0     | 0     | 0       | 0            | 1 | 0 | 1 |
| 0     | 1     | 0     | 0     | 0     | 0     | 0       | 0            | 1 | 1 | 0 |
| 1     | 0     | 0     | 0     | 0     | 0     | 0       | 0            | 1 | 1 | 1 |

Octal to Binary encoder truth table

$$X = D_7 + D_6 + D_5 + D_4$$
$$Y = D_7 + D_6 + D_3 + D_2$$
$$Z = D_7 + D_5 + D_3 + D_1$$



#### **ENCODER**

- Limitations of the previous encoder
  - Only one input can be active at any given time: If two inputs are active simultaneously, output produces undefined combination. I.e. If  $D_3$  and  $D_6$  are active at the same time, output of the encoder will be 111 which is neither binary 3 nor binary 6. To solve this limitation, priority encoder is introduced.
  - When all the inputs are 0, output of the encoder will be 000. Again, output of the encoder will be 000 if  $D_0$  is equal to 1. This can be resolved by providing an additional output indicating that none of the inputs are active.

#### PRIORITY ENCODER

- A priority encoder is a special type of encoder circuit that includes priority function Truth Table of a Priority Encoder
- Multiple inputs maybe active at the same time
- Highest priority input gets the precedence
- D<sub>3</sub> has the highest priority, then D<sub>2</sub> has the second highest priority and so on.
- When input D<sub>3</sub> is equal to 1, regardless of the

|    | Inp   | uts            | Outputs        |   |   |   |
|----|-------|----------------|----------------|---|---|---|
| Do | $D_1$ | D <sub>2</sub> | D <sub>3</sub> | X | y | V |
| 0  | 0     | 0              | 0              | X | X | 0 |
| 1  | 0     | 0              | 0              | 0 | 0 | 1 |
| X  | 1     | 0              | 0              | 0 | 1 | 1 |
| X  | X     | 1              | 0              | 1 | 0 | 1 |
| X  | X     | X              | 1              | 1 | 1 | 1 |

values of the other inputs, output for XY will be 11(binary 3)

- As  $D_2$  has the second highest priority level, when  $D_2 = 1$ , regardless of the values of the other two lower priority inputs( $D_1$  and  $D_0$ ), the output for XY will be 10, given that  $D_3$  must be equal to 0
- □ A *Valid-output* indicator, set to 1 when one or more of the inputs are active
- When all inputs are inactive, V=0, other two outputs of the circuit are not used

#### PRIORITY ENCODER

#### Truth Table of a Priority Encoder

|    | Inp   | uts            | Outputs        |   |   |   |
|----|-------|----------------|----------------|---|---|---|
| Do | $D_1$ | D <sub>2</sub> | D <sub>3</sub> | x | y | V |
| 0  | 0     | 0              | 0              | X | X | 0 |
| 1  | 0     | 0              | 0              | 0 | 0 | 1 |
| X  | 1     | 0              | 0              | 0 | 1 | 1 |
| X  | X     | 1              | 0              | 1 | 0 | 1 |
| X  | X     | X              | 1              | 1 | 1 | 1 |





 $D_3$ 

 $y = D_3 + D_1 D_2'$ 

# PRIORITY ENCODER

$$x = D_2 + D_3$$
  
 $y = D_3 + D_1 D_2'$   
 $V = D_0 + D_1 + D_2 + D_3$ 



#### **MULTIPLEXER**

- A digital multiplexer is a combinational circuit that selects binary information from one of many input lines and directs it to a single output line
- There are n selection lines whose bit combinations determine which input is selected.
- Generally there are 2<sup>n</sup> input lines, n selection lines
- Each of the two input lines I<sub>0</sub> and I<sub>1</sub> applied to one input of an AND gate
- Selection line S decoded to select a particular AND gate



2 to 1 line multiplexer

# 4 to 1 LINE MULTIPLEXER

- In this circuit, there are 4 input lines, 2 selection lines
- Each of the four input lines  $I_0$  to  $I_3$  applied to one input of an AND gate

| $S_1$ | $S_0$ | Y     |
|-------|-------|-------|
| 0     | 0     | $I_0$ |
| 0     | 1     | $I_1$ |
| 1     | 0     | $I_2$ |
| 1     | 1     | $I_3$ |
|       |       |       |

Function table of a 4 to 1 line multiplexer



(c) Block diagram

Block diagram of a 4 to 1 line multiplexer



4 to 1 line multiplexer

## 4 to 1 LINE MULTIPLEXER

- When  $S_1S_0=10$ , AND gate associated with  $I_2$  has **two of its input equal to 1** and the third input is connected to  $I_2$ .
- Other 3 AND gates has atleast one input equal to 0,  $I_0$  making their output equal to 0
- The OR gate output is now equal to the value of I<sub>2</sub>

| →[0]     | Y     | $S_0$ | $S_1$ |
|----------|-------|-------|-------|
| Inputs 2 | $I_0$ | 0     | 0     |
| 3        | $I_1$ | 1     | 0     |
|          | $I_2$ | 0     | 1     |
| 25V B    | $I_3$ | 1     | 1     |
| (c) B    |       |       |       |

Function table of a 4 to 1 line multiplexer



(c) Block diagram

Block diagram of a 4 to 1 line multiplexer



4 to 1 line multiplexer

- Any boolean function can be implemented by using a multiplexer
- $\square$  A boolean function of n+1 variables can be implemented by taking n variables to the **selection lines** of the multiplexer.
- The remaining variable is used as the input line for the multiplexer

Example-  $F(A, B, C) = \sum (1, 3, 5, 6)$ 

#### Steps:

- Choose the selector variables.
  - Lets choose,
  - B, C as selector S<sub>1</sub> and S<sub>0</sub>
  - A as input line

Example-  $F(A, B, C) = \sum (1, 3, 5, 6)$ Steps:

- 2. In the first row, list the name of the input lines of the multiplexers horizontally
- 3. In the second row, list the minterms where A is complemented
- 4. In the third row, list the minterms where A is uncomplemented
- 5. Circle the minterms for which the function outputs 1
- 6. Fourth row presents the multiplexer inputs
  - If the two minterms in a column are not circled, apply 0 to the corresponding multiplexer input
  - If the two minterms in a column are circled, apply 1 to the corresponding multiplexer input
  - If the bottom minterm is circled and the top is not circled, apply A to the corresponding multiplexer input
  - If the top minterm is circled and the bottom is not circled, apply A' to the corresponding multiplexer input

$$F(A, B, C) = \sum (1, 3, 5, 6)$$

| MUX input line | I <sub>0</sub> | l <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> |
|----------------|----------------|----------------|----------------|----------------|
| A'             | 0              | 1              | 2              | 3              |
| А              | 4              | 5              | 6              | 7              |
| Input values   | 0              | 1              | Α              | A'             |



$$F(A, B, C) = \sum (1, 2, 4, 5)$$

| MUX input line | I <sub>o</sub> | l <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> |
|----------------|----------------|----------------|----------------|----------------|
| A'             | 0              | 1              | 2              | 3              |
| А              | 4              | 5              | 6              | 7              |
| Input values   | А              | 1              | A'             | 0              |



It is not necessary to choose the leftmost variable in the ordered sequence of a variable list for the data inputs of the multiplexer. Any of the variable can be chosen to be the input

 $F(A, B, C) = \sum (1, 2, 4, 5)$ 

| MUX input line | I <sub>o</sub> | l <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> |
|----------------|----------------|----------------|----------------|----------------|
| Z'             | 0              | 2              | 4              | 6              |
| Z              | 1              | 3              | 5              | 7              |
| Input values   | Z              | Z'             | 1              | 0              |

| х | y      | z | F   |
|---|--------|---|-----|
| 0 | 0      | 0 | 0   |
| 0 | 1      | 0 | 1 0 |
| 1 | 0      | 0 | 0   |
| 1 | 1<br>1 | 0 | 1   |



## SELF STUDY

- Why is a multiplexer called data selector?
- Logic diagram of a quadruple 2 to 1 line multiplexer.
- Implement the following function with a multiplexer

$$F(A, B, C,D) = \sum (0,1,3,4,8,9,15)$$